A Multilevel Inverter Based Dual Voltage Source Inverter Design for Improving Power Quality of Grid

P. Bhaskara Prasad¹
Assistant Professor, Dept. of EEE, AITS Rajampet,
E-mail: bhaskara.papugari@gmail.com

Dr. M. Padmalalitha²
Professor & H.O.D, Dept. EEE, AITS Rajampet,
E-mail: Padmalalithamareddy@yahoo.co.in

G.V. Nhymesha³
PG Scholar, Dept. of EEE, AITS Rajampet,
E-mail: nhymesha226@gmail.com

Abstract

A Multi level inverter scheme is developed in Dual voltage source inverter (DVSI) to improve power quality and reliability of Microgrid system. The proposed plan consists of two inverters, power generated by the distributed energy resources (DERs) is injected as a real power by main voltage source inverter, furthermore to compensate the nearby unbalanced and nonlinear burden is done by auxiliary voltage source inverter. In main voltage source inverter, three level inverter is replaced with multi level inverter to synthesize a near sinusoidal voltage from several levels of dc voltages, the synthesized output waveform has more steps which provides a staircase waveform that approaches a desired wave form. The harmonic distortion of the output wave decreases, approaching zero as the number of voltage levels increases. Calculations are done for reference current generation of DVSI using ISCT to operate DVSI in grid sharing and grid injected modes. These works make the DVSI scheme a promising alternative for microgrid supplying weak loads. The topology and control calculation are approved through broad recreation and test results by using five level inverter it reduces THD percentage and improves efficiency.

Keywords: Network associated inverter, prompt symmetrical segment hypothesis (ISCT), microgrid, power quality.
I. INTRODUCTION
A Multi-level inverter is a power electronic device built to synthesize a desired ac voltage from several levels of dc voltages such as inverters. The five level inverter consists of standard three leg inverter and an H-bridge inverter in series with each inverter leg which uses a capacitor as a dc source. The regulation of capacitor voltage while achieving an output voltage waveform which is 25% higher than that obtained using a standard three leg inverter by itself. In a microgrid, power from various renewable vitality sources, for example power modules, photovoltaic (PV) frameworks, and wind vitality frameworks are interfaced to lattice and burdens utilizing power electronic converters. A lattice intelligent inverter assumes a critical part in trading power from the microgrid to the network and the associated load [2], [3]. Another essential aspect which must be tended to while the microgrid framework is associated with the maingrid is to keep the power quality. The increase in number of electrical burdens with uneven nonlinear streams has corrupted the power quality in the force appropriation net-work. Also, if there is a some amount of feeder Impedance in the circulation frameworks, the engendering of these consonant streams bends the voltage at the purpose of basic coupling. At the same moment, industry robotization has come to an abnormal state of refinement, where plants like car assembling units, compound processing plants, and semiconductor commercial ventures require clean power. For these applications, it is vital to remunerate nonlinear and uneven burden streams [4].

Load remuneration and force infusion utilizing lattice intuitive inverters as a part of microgrid have been exhibited in the prose[5],[6]. A solitary inverter framework with force quality improvement is examined in [7]. The principle center of this work is to acknowledge double functionalities in an inverter that would give the dynamic force infusion from a solar based PV framework furthermore functions. As a dynamic force filter, repaying unbalances and the receptive force required by different burdens associated with the framework. In [8], a voltage direction and force flow control plan for a wind vitality framework is proposed.

An appropriation static compensator (DSTATCOM) is used for voltage control furthermore for dynamic force infusion. The control plan keeps up the force equalization at the network terminal amid the wind varieties utilizing sliding mode control. A multifunctional power electronic converter for the DG power framework is depicted in [9]. This plan has the ability to infuse power produced by WES furthermore to execute as a consonant compensator.

This concept presents a dual voltage source inverter (DVSI) plan, which empowers the microgrid to trade power produced by the distributed energy resources (DERs) furthermore to compensate the nearby unbalanced and nonlinear burden. This has favorable position that the evaluated limit of MVSI can simply be utilized to infuse genuine energy to the grid, if sufficient renewable force is accessible at the dc join. Besides, as the principle inverter is supplying genuine force, the inverter needs to track the central positive arrangement of current. This diminishes the data transfer
capacity prerequisite of the fundamental inverter. Since the helper inverter is supplying zero succession of burden current, a three-stage three-leg inverter topology with a solitary dc stockpiling capacitor can be utilized for the fundamental inverter.

II. DUAL VOLTAGE SOURCE INVERTER
A. Framework Topology:
The proposed DVSI topology is appeared in Fig. 1. It comprises of a nonpartisan point clasped (NPC) inverter to acknowledge AVSI and a three-leg inverter for MVSI [18]. These are associated with lattice at the PCC and supplying a nonlinear and lopsided burden. Likewise, $i_{qg(abc)}, i_{ugm(abc)}$, and $i_{ugx(abc)}$, show network streams, MVSI ebbs and flows, and AVSI ebbs and flows in three stages, individually.

The DER can be a dc source or an alternate source with rectifier coupled to dc join. Generally, renewable vitality sources like energy unit and PV produce power at variable low dc voltage, while the variable rate wind turbines create power at variable ac voltage. In this study, DER is being as a dc source.

![Fig.1: Topology of proposed DVSI scheme.](image)

B. Outline of DVSI Parameters:
1) AVSI: The vital parameters of AVSI like dc connection voltage ($V_{dc}$), dc stockpiling capacitors ($C_1$ and $C_2$), interfacing inductance ($L_{f.x}$), and hysteresis band ($\pm h_x$) are selected based on the configuration strategy for split capacitor DSTATCOM topology. The dc-join voltage over every capacitor is taken as 1.6 times the crest of stage voltage. The aggregate dc-join voltage reference ($V_{dcref}$) is observed to be 1040 V. Estimations of dc capacitors of AVSI are picked in view of the adjustment in dc-join voltage amid homeless people. Let complete burden rating is S kVA. In the most pessimistic scenario, the heap force may differ from least to greatest, i.e., from 0 to S kVA. Expect that the voltage controller takes n cycles, i.e., nT seconds to act, where T is the framework day and age.
where $V_{dcr}$ and $V_{dc1}$ are the reference dc voltage and greatest allowable dc voltage crosswise over $C_1$ amid transient, separately. Here, $S = 5$ kVA, $V_{dcr} = 520$ V, $V_{dc1} = 0.8 \times V_{dcr}$ or $1.2 \times V_{dcr}$, $n=1$, and $T = 0.02$ s. Substituting these qualities in (1), the dclink capacitance ($C_1$) is figured to be 278000 µF. Same estimation of capacitance is chosen for $C_2$. The interfacing inductance is given by

$$L_{fx} = \frac{1.6V_m}{4h_{x}f_{max}}$$

Expecting a most extreme exchanging recurrence ($f_{max}$) of 10 kHz and hysteresis band ($h_x$) as 5% of burden current (0.5A), the estimation of $L_{fx}$ is ascertained to be 26 mH.

2) MVSI: The MVSI utilizes a three-leg inverter topology. Its dc-join voltage is gotten as $1.15 \times V_{ml}$, where $V_{ml}$ is the crest estimation of line voltage. In this way, zero arrangement exchanging music will be truant in the yield current of MVSI. This lessens the filter necessity for MVSI when contrasted with AVSI. In this investigation, a filter inductance ($L_{fm}$) of 5 mH is utilized.

### III. CONTROL STRATEGY FOR DVSI SCHEME

#### A. Fundamental Voltage Extraction

The control calculation for reference current era utilizing ISCT requires adjusted sinusoidal PCC voltages. Due to the nearness of feeder impedance, PCC voltages are contorted. Along these lines, the principal positive succession parts of the PCC voltages are removed for the reference current era. To change over the contorted PCC voltages to adjusted.

The PCC voltages in characteristic reference outline ($V_{ta}$, $V_{tb}$, and $V_{tc}$) are first changed into dq0 reference outline With a specific end goal to get $\theta$, a modified synchronous reference frame(SRF) stage bolted circle (PLL) is utilized. The schematic outline of this PLL is appeared in Fig. 2. It basically comprises of a corresponding basic (PI) controller and an integrator. In this PLL, the SRF terminal voltage in q-hub ($v_{tq}$) is contrasted and 0 V and the mistake voltage along these lines acquired is given to the PI controller.
B. Instantaneous Symmetrical Component Theory

ISCT was created essentially for uneven and nonlinear burden remunerations by dynamic force filters. The framework topology appeared in Fig. 3 is utilized for understanding the reference current for the compensator [15]. The ISCT for burden pay is inferred in view of the accompanying three conditions.

1) The source neutral current must be zero. Therefore

\[ i_{sa} + i_{sb} + i_{sc} = 0 \]  

2) The phase angle between the fundamental positive sequence voltage (\( \angle V_{ta}^+ \)) and source current (\( i_{sa} \))

\[ \angle V_{ta}^+ = \angle i_{sa} + \varphi \]  

3) The average real power of the load (\( P_l \)) should be supplied by the source

\[ V_{ta1}^+ i_{sa} + V_{tb1}^+ i_{sb} + V_{tc1}^+ i_{sc} = P_l \]  

C. Control Strategy of DVSI

Control technique of DVSI is produced in a manner that lattice and MVSI together share the dynamic burden force, and AVSI supplies rest of the force segments requested by the heap.

1) Reference Current Generation for Auxiliary Inverter:

The dc-joint voltage of the AVSI ought to be kept up steady for appropriate operation of the helper inverter. DC-joint voltage variety happens in helper inverter because of its exchanging and ohmic misfortunes. These misfortunes termed as Ploss ought to likewise be supplied by the lattice. An expression for Ploss is inferred on the condition that normal dc capacitor current is zero to keep up a steady capacitor voltage [15]. A PI controller is utilized to produce Ploss term as given by

\[ P_{loss} = K_{pv} e_{vdc} \int e_{vdc} \, dt \]  

where \( e_{vdc} = V_{dcref} - V_{dc} \), \( V_{dc} \) represents the actual voltage sensed and updated once in a cycle. In the above equation, \( K_{pv} \) and \( K_{pv} \) represent the proportional and integral gains of dc-link PI controller, respectively.

2) Reference Current Generation for Main Inverter:

The MVSI supplies adjusted sinusoidal streams in view of the accessible renewable force at DER. In the event that MVSI misfortunes are ignored, the influence infused to network will be equivalent to that accessible at DER (\( P_{mu} \)). The taking after condition, which is gotten from ISCT can be utilized to produce MVSI reference streams for three stages (a, b, and c).
D. Multi Level Inverter

A Multi level inverter is mainly used to synthesize a sinusoidal voltage from several levels of dc voltages. As the number of levels increases, the synthesized output wave form has more steps which provides a staircase wave that approaches a desired waveform. The harmonic distortion of the output wave decreases approaching zero as the number of voltage levels increases.

A five level inverter is developed and applied for injecting real power of the renewable power in to the grid to reduce the switching power loss, harmonic distortion and electromagnetic interference caused by the switching operation of power electronic devices.

Fig 5: Five Level Inverter
IV. SIMULATION STUDIES

The recreation model of DVSI plan appeared in Fig. 1 is created in PSCAD 4.2.1 to assess the execution. The recreation parameters of the framework are given in Table I. The reproduction study shows the lattice sharing and matrix infusing methods of operation of DVSI plan in consistent state and additionally in transient conditions. The mutilated PCC voltages because of the feeder impedance without DVSI plan are appeared in Fig. 5(a). On the off chance that these contorted voltages are utilized for the reference current era of AVSI, the present remuneration won’t be legitimate. Along these lines, the essential positive arrangement of voltages is removed from these misshaped voltages utilizing the calculation clarified as a part of Section III-A. These separated voltages are given in Fig. 5(b).

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>Grid voltage</td>
<td>400 V (L–L)</td>
</tr>
<tr>
<td>Fundamental frequency</td>
<td>50 Hz</td>
</tr>
<tr>
<td>Feeder impedance</td>
<td>$R_f = 0.5 , \Omega$, $L_f = 1.0 , \text{mH}$</td>
</tr>
<tr>
<td>$V_{dcl}$</td>
<td>1040 V</td>
</tr>
<tr>
<td>Interfacing inductor, $L_{f_{in}}$</td>
<td>20 mH</td>
</tr>
<tr>
<td>Inductor resistance, $R_{f_{in}}$</td>
<td>0.25 $\Omega$</td>
</tr>
<tr>
<td>Hysteresis band ($\pm h_1$)</td>
<td>0.1 A</td>
</tr>
<tr>
<td>DC-link voltage, $V_{dcl}$</td>
<td>650 V</td>
</tr>
<tr>
<td>Interfacing inductor, $L_{f_{in}}$</td>
<td>5 mH</td>
</tr>
<tr>
<td>Inductor resistance, $R_{f_{in}}$</td>
<td>0.25 $\Omega$</td>
</tr>
<tr>
<td>Hysteresis band ($\pm h_2$)</td>
<td>0.1 A</td>
</tr>
<tr>
<td>Unbalanced linear load</td>
<td>$Z_{la} = 35 + j19 , \Omega$</td>
</tr>
<tr>
<td></td>
<td>$Z_{lb} = 30 + j15 , \Omega$</td>
</tr>
<tr>
<td></td>
<td>$Z_{lc} = 23 + j12 , \Omega$</td>
</tr>
<tr>
<td>Nonlinear load</td>
<td>3 φ diode bridge rectifier with DC side current of 3.0 A</td>
</tr>
<tr>
<td>DC voltage controller gains</td>
<td>$K_{p_1} = 10$, $K_{q_1} = 0.05$</td>
</tr>
</tbody>
</table>

These voltages are further utilized for the era of inverter reference streams. Fig. 6(a)–(d) speaks to dynamic force requested by burden ($P_l$), dynamic force supplied by framework ($P_g$), dynamic force supplied by MVSI ($P_{\mu_g}$), and dynamic force supplied by AVSI ($P_x$), individually. It can be watched that, from $t = 0.1$ to 0.4 s, MVSI is producing 4 kW power and the heap interest is 6 kW. Amid this period, the proposed strategy comprises of double voltage source inverter (DVSI), the reason for utilizing this is to enhance power quality and dependability of Microgrid.
Fig. 5: Without DVSI scheme: (a) PCC voltages, (b) fundamental positive sequence of PCC voltages.
Fig. 6: Active power sharing: (a) load active power; (b) active power supplied by grid; (c) active power supplied by MVSI; (d) active power supplied by AVSI.
Fig. 7: Reactive power sharing: (a) load reactive power (b) reactive power supplied by AVSI (c) reactive power supplied by MVSI.
Fig. 8: Simulated performance of DVSI scheme: (a) load currents (b) grid currents (c) MVSI currents; (d) AVSI currents
Fig. 9: Grid sharing and grid injecting modes of operation: (a) PCC voltage and grid current (phase-\(a\))(b) PCC voltage and MVSI current (phase-\(a\)).

Fig. 10: (a) DC-link voltage of AVSI(b) Zoomed view of dc-link voltage dynamics during load change
Fig.11: Five level output for main inverter

Comparison between three level and multi-level is shown below by using FFT analysis

Load voltage:

Fig.12: THD of load voltage for three level inverter

Fig.13: THD of load voltage for multi-level inverter
Load current:

Fig. 14: THD of load current for three level inverter

Fig. 15: THD of load current for multi-level inverter
Comparison Table of the THD of the Load voltage and Load current between proposed and extension Methods

<table>
<thead>
<tr>
<th>System Parameters</th>
<th>three level (total harmonic distortion)</th>
<th>Multi-level (total harmonic distortion)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Load Voltage</td>
<td>1.70%</td>
<td>0.34%</td>
</tr>
<tr>
<td>Load Current</td>
<td>38.23%</td>
<td>29.77%</td>
</tr>
</tbody>
</table>

unmistakably the aggregate consonant mutilation (THD) will be decreased contrasted with proposed technique and augmentation strategy that is the heap voltage in proposed technique is 1.70% that is lessened to 0.34% in extension technique in like manner the heap current in proposed strategy is 38.23% that is likewise diminished to 29.77% in view of the we utilize multi-level (5Level) inverter set up of the MVSI inverter. We utilize multilevel inverter set up of ordinary inverter we build number of levels as a result of that reason we get lessened THD in multilevel inverter we get low THD that implies we get appropriate sine wave in inverter yield. On account of this reason we utilize multilevel inverters set up of typical inverters

Multilevel inverter advantages

- All of the phases share a common dc bus, which minimizes the capacitance requirements of the converter.
- The capacitors can be pre-charged as a group.
- Efficiency is high for fundamental frequency switching.
- Total harmonic distortion will be decreased

Advantages of the DVSI Scheme

The different favorable circumstances of the proposed DVSI plan over a solitary inverter plan with multifunctional abilities [7]–[9] are talked about here as takes after:

1) Expanded Reliability: DVSI plan has expanded unwavering quality, because of the lessening in disappointment rate of parts and the decline in framework down time cost [13]. This decreases the lost vitality and subsequently the down time cost. The decrease in framework down time cost enhances the unwavering quality.

2) Diminishment in Filter Size: In DVSI plan, the current supplied by every inverter is lessened and subsequently the present rating of individual filter inductor decreases. This diminishment in current rating lessens the filter size. Since the lower current evaluated semiconductor gadget can be exchanged at higher exchanging recurrence, the inductance of the filter can be brought down. This reduction in inductance further decreases the filter size.
3) Enhanced Flexibility: Both the inverters are nourished from isolated dc joins which permit them to work freely, in this way expanding the flexibility of the framework.
4) Better Utilization of Microgrid Power: DVSI plan uses full limit of MVSI to exchange the whole power produced by DG units as genuine energy to air conditioning transport, as there is AVSI for symphonious and receptive force remuneration. This builds the dynamic force infusion capacity of DGs in microgrid.
5) Lessened DC-Link Voltage Rating: Since, MVSI is not conveying zero arrangement load current parts; a solitary capacitor three-leg VSI topology can be utilized.

CONCLUSION
A three level inverter is replaced with multilevel inverter in DVSI scheme to increase power quality and reliability of Microgrid by decreasing THD. With a five level inverter we increasing levels of inverter to get pure sinusoidal wave by reducing THD percentage, and also it improves efficiency of system. Control alg-orthims are developed to operate DVSI scheme in grid sharing and grid injected mode. when compare to proposed method the multilevel inverter has an advantages of all the phases share a common dc bus, which minimizes the capacitance requirements of the converter, the capacitors can be pre-charged as a group, efficiency is high for fundamental frequency switching, total harmonic distortion will be decreased. On account of this reason we utilize multilevel inverters set up for typical networks.

REFERENCES


